

# Arria 10 1G/10GbE and 10GBASE-KR PHY IP Core Release Notes

RN-1130 2016.10.31





# Contents

| 1 Arria 10 1G/10 | GbE and 10GB | ASE-KR PHY II | P Core Release   | Notes                 | 3 |
|------------------|--------------|---------------|------------------|-----------------------|---|
| 1.1 Arria 10     | 1G/10GbE and | 10GBASE-KR PH | IY IP Core v16.0 | Revision History      | 3 |
| 1.2 Arria 10     | 1G/10GbE and | 10GBASE-KR PH | Y IP Core v15.1  | ,<br>Revision History | 4 |
| 1.3 Arria 10     | 1G/10GbE and | 10GBASE-KR PH | IY IP Core v15.0 | .1 Revision History   | 5 |
| 1.4 Arria 10     | 1G/10GbE and | 10GBASE-KR PH | IY IP Core v15.0 | Revision History      | 6 |
| 1.5 Arria 10     | 1G/10GbE and | 10GBASE-KR PH | IY IP Core v14.1 | Revision History      | 7 |
| 1.6 Arria 10     | 1G/10GbE and | 10GBASE-KR PH | IY IP Core v14.0 | Revision History      | 7 |
| 1.7 Arria 10     | 1G/10GbE and | 10GBASE-KR PH | IY IP Core v13.1 | Revision History      | 8 |



## 1 Arria 10 1G/10GbE and 10GBASE-KR PHY IP Core Release Notes

If a release note is not available for a specific IP core version, the IP core has no changes in that version. Information on the latest update releases is in the *Quartus Prime Design Suite Update Release Notes*.

#### **Related Links**

Quartus Prime Design Suite Update Release Notes

## **1.1 Arria 10 1G/10GbE and 10GBASE-KR PHY IP Core v16.0** Revision History

#### Table 1. v16.0 May 2016

| Description                                                                        | Impact |
|------------------------------------------------------------------------------------|--------|
| Verified in Quartus Prime software v16.0                                           | -      |
| Made the following changes:<br>• Changed descriptions in the register definitions. | -      |

#### Table 2. 10GBASE-KR IP Core Register Definition Changes v16.0

Register definitions added or modified in version 16.0 for word address 0x4D0.

| Bit   | RW | Old Register Name | New Register Name | Description                                                                                                                                                                                                                                   |
|-------|----|-------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | RW | dis_max_wait_tmr  | _                 | When set to 1, disables the LT<br>max_wait_timer. Used for<br>characterization mode when setting much<br>longer BER timer values. The default<br>value is 0.                                                                                  |
| 14:12 | RW | equal_cnt [2:0]   |                   | Adds hysteresis to the error count to<br>avoid local minimums. The following<br>values are defined:<br>• 000 = 0<br>• 001 = 2<br>• 010 = 4<br>• 011 = 8<br>• 100 = 16<br>• 101 = 32<br>• 110 = 64<br>• 111 = 128<br>The default value is 101. |
| 21:20 | RW | rx_ctle_vga_mode  | dfe_freeze_mode   | Defines the behavior of DFE taps at the end of link training                                                                                                                                                                                  |
|       |    | 1                 | 1                 | continued                                                                                                                                                                                                                                     |

<sup>&</sup>lt;sup>©</sup> 2016 Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Megacore, NIOS, Quartus and Stratix words and logos are trademarks of Intel Corporation in the US and/or other countries. Other marks and brands may be claimed as the property of others. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





| Bit   | RW | Old Register Name | New Register Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|----|-------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |    |                   |                   | <ul> <li>00 = do not freeze any DFE taps</li> <li>01 = Freeze all DFE taps</li> <li>10 = reserved</li> <li>11 = reserved</li> <li>The default value is 01.</li> <li><i>Note:</i> These bits will be effective only when bit [19] is set to 0.</li> </ul>                                                                                                                                                                     |
| 22    | RW | adp_ctle_vga_mode | _                 | <ul> <li>Defines whether or not CTLE/VGA<br/>adaptation is in adaptive or manual<br/>mode. The following values are defined:</li> <li>0 = CTLE sweep before start of TX-EQ<br/>during link training.</li> <li>1 = manual CTLE mode. Link training<br/>algorithm sets fixed CTLE value, as<br/>specified in bits [28:24]. The default<br/>value is 1 for simulation.</li> <li>The default value is 0 for hardware.</li> </ul> |
| 31:29 | RW | Manual VGA        | _                 | Defines the VGA value used by the link<br>training algorithm when in manual VGA<br>mode. These bits are only effective when<br>0x4D0[22] is set to 1.<br>The default value is 4 for simulation. The<br>default value is 7 for hardware.                                                                                                                                                                                      |
| 22    | RW | adp_ctle_vga_mode | _                 | <ul> <li>Defines whether or not CTLE/VGA adaptation is in adaptive or manual mode. The following values are defined:</li> <li>0 = CTLE sweep before start of TX-EQ during link training.</li> <li>1 = manual CTLE mode. Link training algorithm sets fixed CTLE value, as specified in bits [28:24]. The default value is 1 for simulation.</li> <li>The default value is 0 for hardware.</li> </ul>                         |

- Altera Transceiver PHY IP Core User Guide
- Errata for 10GBASE-R PHY in the Knowledge Base
- Introduction to Altera IP Cores

## **1.2 Arria 10 1G/10GbE and 10GBASE-KR PHY IP Core v15.1** Revision History

## Table 3. v15.1 November 2015

| Description                                                                                                                                                                   | Impact |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Verified in Quartus Prime software v15.1                                                                                                                                      | -      |
| <ul> <li>Made the following changes:</li> <li>Changed the descriptions for tx_serial_clk_1g and rx_cdr_refclk_1g.</li> <li>Added bit 12 to the 0x4B0 word address.</li> </ul> | -      |

## Table 4. 10GBASE-KR IP Core Register Definition Changes v15.1

Register definitions added or modified in version 15.1 for word address 0x4B0.



| Bit | RW | Old Register Name | New Register Name      | Description                                                                                                                                                                                               |
|-----|----|-------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12  | RW | N/A               | LT failure<br>response | When set to 1, LT failure causes the PHY<br>to go into data mode. When set to 0, LT<br>failure restarts auto-negotiation (if<br>enabled). If auto-negotiation is not<br>enabled, the PHY will restart LT. |

- Altera Transceiver PHY IP Core User Guide
- Errata for 10GBASE-R PHY in the Knowledge Base
- Introduction to Altera IP Cores

## **1.3 Arria 10 1G/10GbE and 10GBASE-KR PHY IP Core v15.0.1** Revision History

#### Table 5. v15.0.1 June 2015

|   | Description                                                                                                                                                                              | Impact |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| ١ | /erified in Quartus II software v15.0.1                                                                                                                                                  | -      |
| 1 | Made the following improvements to the link training (LT) algorithm:         Support for manual VGA tuning         Added option to skip link partner VOD (main tap) adjustment during LT | -      |
|   | <ul> <li>Added option to enable decision feedback equalization (DFE) at the end of LT</li> <li>General algorithm improvements for stability</li> </ul>                                   |        |

#### Table 6. 10GBASE-KR IP Core Register Definition Changes v15.0.1

Register definitions added or modified in version 15.0.1 for word address 0x4D0.

| Bit | RW | Old Register Name | New Register Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|----|-------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | RW | quick_mode        | Reserved               | Reserved                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3   | RW | pass_one          | Reserved               | Reserved                                                                                                                                                                                                                                                                                                                                                                                                               |
| 18  | RW | Ctle_depth        | VOD Training<br>Enable | <ul> <li>Defines whether or not to skip adjustment of the link partner's VOD (main tap) during link training. The following values are defined:</li> <li>1 = Exercise VOD (main tap) adjustment during link training</li> <li>0 = Skip VOD (main tap) adjustment during link training</li> <li>The default value is 0.</li> </ul>                                                                                      |
| 19  | RW | Ctle_depth        | Bypass DFE             | <ul> <li>Defines whether or not Decision Feedback<br/>Equalization (DFE) is enabled at the end<br/>of link training. The following values are<br/>defined:</li> <li>1 = Bypass continuous adaptive DFE<br/>at the end of link training</li> <li>0 = Enable continuous adaptive DFE at<br/>the end of link training</li> <li>The default value for simulation is 1. The<br/>default value for hardware is 0.</li> </ul> |



| Bit   | RW | Old Register Name              | New Register Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|----|--------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21:20 | RW | rx_ctle_mode                   | rx_ctle_vga_mode  | <ul> <li>Defines the point at which to enable the RX CTLE in the adaptation algorithm. The following values are defined:</li> <li>00 = never, the RX CTLE isn't enabled or adjusted</li> <li>01 = trigger CTLE/VGA before starting TX-EQ</li> <li>10 = trigger CTLE/VGA after finishing TX-EQ</li> <li>11 = trigger CTLE/VGA, both before starting, and after finishing TX-EQ</li> <li>The default value is 00.</li> <li><i>Note:</i> These bits are only effective when 0x4D0[22] is set to 0.</li> </ul> |
| 22    | RW | Reserved                       | adp_ctle_vga_mode | <ul> <li>Defines whether or not CTLE/VGA<br/>adaptation is in adaptive or manual<br/>mode. The following values are defined:</li> <li>1 = Manual CTLE/VGA mode. Link<br/>training algorithm sets fixed CTLE and<br/>VGA values as specified in bits<br/>0x4D0[28:24] and 0x4D0[31:29],<br/>respectively.</li> <li>0 = adaptive CTLE mode. Bits in<br/>0x4D0[21:20] are effective only when<br/>this bit is set to 0.</li> <li>The default value is 1.</li> </ul>                                           |
| 28:24 | RW | Reserved                       | Manual CTLE       | Defines the CTLE value used by the link<br>training algorithm when in manual CTLE<br>mode. These bits are only effective when<br>0x4D0[22] is set to 1.<br>The default value is 1.                                                                                                                                                                                                                                                                                                                         |
| 31:29 | RW | <pre>max_post_step[2:0 ]</pre> | Manual VGA        | Defines the VGA value used by the link<br>training algorithm when in manual VGA<br>mode. These bits are only effective when<br>0x4D0[22] is set to 1.<br>The default value is 4.                                                                                                                                                                                                                                                                                                                           |

- Altera Transceiver PHY IP Core User Guide
- Errata for 10GBASE-R PHY in the Knowledge Base
- Introduction to Altera IP Cores

# **1.4 Arria 10 1G/10GbE and 10GBASE-KR PHY IP Core v15.0** Revision History

## Table 7. v15.0 May 2015

| Description                                                                                                                                                                                                        | Impact                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| When adaptation is enabled, the 10GBASE-KR link training may not finish in the required 500 ms. This results in a Link Training Failure. When this occurs, equalization may not be trained optimally for the link. | You can disable adaptation<br>and use a fixed CTLE value<br>during link training. This is<br>done by setting |
|                                                                                                                                                                                                                    | continued                                                                                                    |



| Description                                                                                                                                                      | Impact                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
|                                                                                                                                                                  | 0x4D0[22:20] to 4, and<br>0x4D0[28:24] to the desired<br>CTLE value. |
| The 10GBASE-KR register, 0x4d2[0] Link Trained – Receiver status, is read incorrectly as 0 when testing on HW. It will be read back correctly during simulation. | -                                                                    |

- Arria 10 Transceiver PHY User Guide
- Errata for the Arria 10 1G/10GbE and 10GBASE-KR PHY MegaCore Function in the Knowledge Base
- Introduction to Altera IP Cores

## **1.5 Arria 10 1G/10GbE and 10GBASE-KR PHY IP Core v14.1** Revision History

## Table 8. v14.1 December 2014

| Description                                                                                                                                                                                                                                                             | Impact                                                                                                                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Verified in Quartus II software v14.1                                                                                                                                                                                                                                   | -                                                                                                                                                                                           |
| The Quartus II software v14.1 requires that you specify a device if your IP core targets the Arria 10 device family. If you do not specify your target Arria 10 device, the IP Upgrade tool insists that your IP core requires upgrade but does not clarify the reason. | You must ensure that you<br>specify a device for your<br>v13.1 Arria 10 Edition or<br>v14.0 Arria 10 Edition IP<br>core variation and<br>regenerate it in the Quartus<br>II software v14.1. |

#### **Related Links**

- Arria 10 Transceiver PHY User Guide
- Errata for the Arria 10 1G/10GbE and 10GBASE-KR PHY MegaCore Function in the Knowledge Base
- Introduction to Altera IP Cores

## **1.6 Arria 10 1G/10GbE and 10GBASE-KR PHY IP Core v14.0** Revision History

#### Table 9. v14.0 August 2014

| Description                                                                                                                                                                    | Impact    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Upgraded to support the new IP Catalog. For more information about the IP Catalog, refer to <i>IP Catalog and Parameter Editor</i> in <i>Introduction to Altera IP Cores</i> . | -         |
| <ul> <li>Removed the following parameters from the Link Training tab:</li> <li>Enable daisy chain mode.</li> <li>Enable microprocessor interface.</li> </ul>                   | -         |
| Changed the default values of the following PMA parameters under the Link Training tab:                                                                                        | -         |
|                                                                                                                                                                                | continued |



| Description                                                                                                                                                                               | Impact |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| <ul> <li>VMAXRULE</li> <li>VMINRULE</li> <li>VODMINRULE</li> <li>VPOSTRULE</li> <li>VPRERULE</li> <li>PREMAINVAL</li> <li>INITMAINVAL</li> <li>INITPOSTVAL</li> <li>INITPREVAL</li> </ul> |        |
| Changed Avalon Memory-Mapped (AVMM) clock frequency from 125 MHz to 161 MHz to support NIOS II. The AVMM slave interface provides access to the IP core registers.                        | -      |
| IEEE 1588 Precision Time Protocols are not supported in backplane applications.                                                                                                           | -      |
| Link Training takes more time in simulation as NIOS command processing is slower.                                                                                                         | -      |

- Arria 10 Transceiver PHY User Guide
- Errata for the Arria 10 1G/10GbE and 10GBASE-KR PHY MegaCore Function in the Knowledge Base
- Introduction to Altera IP Cores

## **1.7 Arria 10 1G/10GbE and 10GBASE-KR PHY IP Core v13.1** Revision History

#### Table 10. v13.1 December 2013

| Description     | Impact |
|-----------------|--------|
| Initial release | -      |

## **Related Links**

- Arria 10 Transceiver PHY User Guide
- Errata for the Arria 10 1G/10GbE and 10GBASE-KR PHY MegaCore Function in the Knowledge Base
- Introduction to Altera IP Cores