For Quartus® Prime 16.0.1, the following five steps for PCIe Gen1, Gen2, or Gen3 designs that target an Arria 10 ES2, ES3, or production device.

## 1) Apply Quartus Prime Patch

Download and install Quartus Prime 16.0.1 patch 1.14 to your Quartus Prime installation.

## 2) Update QSF assignments

For Quartus Prime 16.0.1, update the Quartus Prime Settings File (.qsf) with the below settings for your PCIe design that targets an Arria® 10 ES2, ES3 or production device.

In the following, "\_N" represents the lane and you must have one set of these constraints per lane. For example if you have a two lane design, then you would have a set of constraints for lane 0 (N=0, e.g.  $txvr_rx_data_0$ ) and another set for lane 1 (N=1, e.g.  $txvr_rx_data_1$ ). Note that there are separate transceiver transmit and receive constraints.

```
set_instance_assignment -name XCVR_A10_RX_TERM_SEL R_R1 -to
<txvr_rx_data_pin_N>
set_instance_assignment -name XCVR_A10_RX_ONE_STAGE_ENABLE
NON_S1_MODE -to <txvr_rx_data_pin_N>
set_instance_assignment -name XCVR_A10_RX_ADP_CTLE_ACGAIN_4S
RADP_CTLE_ACGAIN_4S_0 -to <txvr_rx_data_pin_N>
set_instance_assignment -name XCVR_VCCR_VCCT_VOLTAGE
<xcvr_voltage> -to <txvr_rx_data_pin_N>
set_instance_assignment -name XCVR_VCCR_VCCT_VOLTAGE
<xcvr_voltage> -to <txvr_tx_data_pin_N>
```

Use the value corresponding to the voltage supplied to the transceivers on your board. Note  $<xcvr_voltage> = 0_9V, 1_0V, or 1_1V.$ 

## 3) Update Calibration Code

Download and copy the **quartus.ini** and calibration code that corresponds to the revision of the device on your board (Arria 10 ES3 – **pm\_uc\_16ww28p5\_d2.hex** or Arria 10 production silicon – **pm\_uc\_16ww28p5\_d3.hex**) to your Quartus Prime project directory. The **quartus.ini** contains the path to the calibration code and will be used during design compilation. If you are using Arria 10 ES3 devices, change the contents of the **quartus.ini** file from **pm\_uc\_16ww28p5\_d3.hex** to **pm\_uc\_16ww28p5\_d2.hex**.

4) Update PCle Gen3 Preset (Gen1 and Gen2 do not require this step)
If you are upgrading your PCle Gen3 IP from Quartus Prime 16.0 or earlier to Quartus Prime 16.0.1, follow the instructions below to update the Preset requested by the PCle HIP.

Edit the Qsys file for your Arria 10 PCIe hard IP instantiation with a text editor and change the Gen3 preset parameter from

```
<parameter name="gen3_coeff_1_hwtcl" value="9" />
to
<parameter name="gen3_coeff_1_hwtcl" value="8" />
```

After making this change, open the Qsys file in Quartus Prime and regenerate the PCIe hard IP core with the updated parameter.

5) Compile your design with Quartus Prime.