Generation Report - SDI MegaCore Function v8.1

Entity Namesdi_megacore_top
Variation Namehd_dual_duplex
Variation HDLVerilog HDL
Output Directory/data/bhoh/overlay/sdi_8.1_overlay/ip/sdi/simulation/hdsdi_dual_link_81/quartus

File Summary

The MegaWizard interface is creating the following files in the output directory:
FileDescription
hd_dual_duplex.vA MegaCore® function variation file, which defines a Verilog HDL top-level description of the custom MegaCore function. Instantiate the entity defined by this file inside of your design. Include this file when compiling your design in the Quartus II software.
hd_dual_duplex_bb.vVerilog HDL black-box file for the MegaCore function variation. Use this file when using a third-party EDA tool to synthesize your design.
hd_dual_duplex.voVerilog HDL IP functional simulation model
hd_dual_duplex.ppfThis XML file describes the MegaCore pin attributes to the Quartus II Pin Planner.
hd_dual_duplex.qipContains Quartus II project information for your MegaCore function variation.
hd_dual_duplex.htmlThe MegaCore function report file.

MegaCore Function Variation File Ports

NameDirectionWidth
rstINPUT1
rx_serial_refclkINPUT1
tx_pclkINPUT1
tx_serial_refclkINPUT1
sdi_txOUTPUT2
sdi_rxINPUT2
rxdataOUTPUT40
rx_data_valid_outOUTPUT2
txdataINPUT40
tx_trsINPUT2
tx_lnINPUT22
rx_anc_dataOUTPUT40
rx_anc_validOUTPUT4
rx_anc_errorOUTPUT4
rx_clkOUTPUT1
rx_FOUTPUT2
rx_VOUTPUT2
rx_HOUTPUT2
rx_APOUTPUT2
rx_statusOUTPUT11
tx_statusOUTPUT2
enable_lnINPUT2
enable_crcINPUT2
rx_lnOUTPUT22